Tunneling currents through ultrathin oxide/nitride dual layer gate dielectrics for advanced microelectronic devices

H. Y. Yang, H. Niimi, and G. Lucovsky

Departments of Electrical and Computer Engineering, Materials Science and Engineering, and Physics, North Carolina State University, Raleigh, North Carolina 27695-8202

(Received 8 May 1997; accepted for publication 3 November 1997)

Direct and Fowler–Nordheim tunneling currents through oxide and dual layer silicon oxide–silicon nitride dielectrics are investigated for substrate and gate injection. The calculations include depletion effects in the heavily doped \( (n^+) \) polysilicon gate electrodes as well as quantization effects in the less heavily doped \( n \)-type substrates. The Wentzel–Kramers–Brillouin (WKB) effective mass approximation has been compared with exact calculations for the tunneling probability, and based on these comparisons it has been found that the WKB approximation is adequate for single layer dielectrics, but is not for the dual layer dielectrics that are the focus of this article. Using exact tunneling transmission calculations, current-voltage \((I-V)\) characteristics for ultrathin single layer oxides with different thicknesses \((1.4, 2.0, \text{ and } 2.3 \text{ nm})\) have been shown to agree well with recently reported experiments. Extensions of this approach demonstrate that direct tunneling currents in oxide/nitride structures with oxide equivalent thickness of 1.5 and 2.0 nm can be significantly lower than through single layer oxides of the same respective thickness.

I. INTRODUCTION

In the last decade dynamic random access semiconductor memories have been the driving force for increasing the integration density in ultralarge scale integrated (ULSI) circuits, thereby moving silicon technology towards features sizes in the deep submicron regime (e.g., gate lengths <0.1 \( \mu \)m or 100 nm). As gate lengths are decreased to below 100 nm in advanced ULSI devices, gate dielectrics must be decreased to 3.0 nm or less. \(^1\) \(^2\) SiO\(_2\), the gate dielectric currently used in ULSI devices, shows several significant limitations in this thickness regime: (i) relatively high direct tunneling currents at low applied electrical fields \((\sim 1 \text{ A cm}^2)\), and/or (ii) boron diffusion into and through the oxide during dopant activation of \( p \)-type polysilicon gate electrodes in \( p \)-channel devices. \(^3\) \(^4\) In recent years stacked dielectrics, including oxide/nitride (ON) and oxide/nitride/oxide (ONO) composite structures have gained attention and have been proposed as an alternative to oxide gate dielectrics. \(^5\) \(^6\) \(^7\) \(^8\) \(^9\) The advantages of ON stacked structures over ultrathin SiO\(_2\) films are superior reliability and prevention of boron diffusion. Consequently, a large amount of work has been done for films in the range of 5–10 nm. \(^10\) \(^11\) \(^12\) \(^13\) \(^14\) \(^15\) \(^16\) \(^17\) However, little is known about the current transport in stacked ON and ONO structures, when the oxide equivalent thicknesses of these dielectrics are reduced in the direct tunneling region extending to 1.5–2.0 nm.

A procedure for calculating the tunneling current for (ON) stacked dielectrics is developed, and subsequently applied to ultrathin films with oxide equivalent thickness of 1.5 and 2.0 nm. Polysilicon depletion in the gate electrodes and quantization effects in the substrate are treated exactly. Tunneling currents have been calculated as a function of (i) the oxide and nitride thicknesses, \( t_{ox} \) and \( t_N \), respectively, (ii) the polysilicon doping density \( (N_{poly}) \), and (iii) the substrate doping density \( (N_{sub}) \). There are four materials-related parameters to be considered: the barrier heights at SiO\(_2\)–Si and Si\(_3\)N\(_2\)–Si interfaces, and the respective electron effective masses in the oxide and nitride layers. To determine the validity of the calculation and to obtain a value of the effective mass of tunneling electrons in SiO\(_2\), comparisons have been made between the calculations of this article, and experimental results for ultrathin single layer oxide films with thickness of 1.4, 2.0, and 2.3 nm as reported in Ref. 1. These calculations have used a value of 3.1 eV for the barrier height between the conduction bands of crystalline silicon and polysilicon, and SiO\(_2\). \(^1\)

II. ENERGY BAND DIAGRAMS

An energy band diagram for the device structure under consideration is shown in Fig. 1. It consists of an \( n^+ \) polysilicon gate electrode, a thin oxide/nitride dual layer gate dielectric, and a lightly doped \( n \)-type \( (n^-) \) crystalline silicon substrate. The oxide is in contact with the silicon substrate, and the nitride with the polysilicon gate electrode. For purposes of defining the relevant energy differences, the positions of the Fermi levels in the polysilicon and the silicon substrate have been taken to be the same, and the respective conduction bands are taken to be flat. \( \Phi_{sub} \) is the energy difference between the oxide and substrate conduction bands, and \( \Phi_{poly} \) is the energy difference between the nitride and polysilicon gate conduction bands. When a bias voltage \( (V_G) \) is applied to the polysilicon gate, the conduction and valence bands on both the polysilicon and substrate sides are bent. To present a complete description of the tunneling cur-

\(^a\)Electronic mail: gerry_lucovsky@ncsu.edu
rents, which must include band bending effects in the gate electrode, it is necessary to consider differences between bias voltages which are associated with substrate injection ($V_G$ positive) and gate injection ($V_G$ negative) of tunneling electrons.

For substrate injection of electrons, a positive voltage is applied to polysilicon gate, and the conduction band in the substrate bends downward causing a strong accumulation of electrons near the semiconductor surface. In contrast, the conduction band in the polysilicon gate bends upward resulting in carrier depletion near the polysilicon surface. For gate injection, the situation is reversed. The extent of the band bending in the polysilicon and substrate increase as the applied voltage increases. This is quantified by partitioning the applied potential across (i) the polysilicon gate, (ii) the oxide/nitride stacked dielectric, and (iii) the substrate in serial manner; i.e.,

$$V_G = V_{FB} + V_{ox} + V_N + \psi_{sub} + \psi_{poly},$$

where $V_{FB}$ is flat band voltage; i.e., the difference in the Fermi level positions between the polysilicon and silicon substrate, $V_{ox}$ and $V_N$ are the respective potential drops in the oxide and nitride layers, and $\psi_{sub}$ and $\psi_{poly}$ are the respective potential drops in the substrate and polysilicon.

For stacked oxide/nitride gate dielectrics, the tunneling mechanism can be either direct (DT) or Fowler–Nordheim (FNT), or a combination of both depending on the magnitude and sign of the applied voltage. The distinction between FN tunneling and direct tunneling of electrons is defined by the shape of the tunneling barrier. If the oxide or nitride tunneling barrier is triangular and the transported electrons transit in part through condition band states, then FN tunneling is said to occur. If the barrier is trapezoidal and the electrons do not transit through conduction band states, then the tunneling is said to be direct. For substrate injection, there are four distinct tunneling regimes defined by the applied voltages shown in Fig. 2:

(i) Fig. 2(a): Direct tunneling in both oxide and nitride films,

$$\Phi_{sub} + \psi_{sub} - E \geq V_{ox} + V_N + \Phi_{sub} - \Phi_{poly};$$

(ii) Fig. 2(b): Direct tunneling in the oxide and FN in nitride,

$$V_{ox} + \Phi_{sub} - \Phi_{poly} \leq \psi_{sub} + E < V_{ox} + V_N + \Phi_{sub} - \Phi_{poly};$$

(iii) Fig. 2(c): Direct tunneling in the oxide layer,

$$V_{ox} \leq \psi_{sub} + E < V_{ox} + \Phi_{sub} - \Phi_{poly};$$

(iv) Fig. 2(d): FN tunneling in oxide layer,

$$\Phi_{sub} + \psi_{sub} - E < V_{ox}.$$
The tunneling current density for substrate injection and gate injection are calculated using the independent electron approximation and assuming an elastic tunneling process. It is assumed that the transverse component of the electron energy \( E_t \) is conserved during tunneling through the oxide/ nitride dual layer of the device structure. If a parabolic dispersion relation is used for the transverse energy component with a transverse electron effective mass \( m_t \), the tunneling current \( J \) is then given by

\[
J = \frac{4\pi q m_t}{h^3} \int E_{ES}^E \int_0^E T(E,E_t) dE_t dE,
\]

where \( E \) is the total energy of the tunneling electron measured from the substrate CB edge at the Si/SiO\(_2\) interface, and \( T \) the tunneling transmission probability. The quantum mechanical probability for oxide/nitride dual layer structure can be calculated using the Wentzel–Kramers–Brillouin (WKB) approximation,

\[
T(E,k_i) = \exp \left\{ -\frac{4\pi}{\hbar} \int_0^{x_1} k_{ox}^\text{im}(E,k_i,x) dE_i \right\}
\]

\[
+ \int_{x_1}^{x_2} k_{N}^\text{im}(E,k_i,x) dE_i \right\},
\]

where \( k_{ox}^\text{im} \) and \( k_{N}^\text{im} \) are the imaginary parts of the complex electron wave vector of the tunneling electrons within the oxide and nitride, respectively, \( x_1 \) is the distance from Si/SiO\(_2\) interface to the classical turning point of the oxide, and \( x_2 \) is the distance from \( x_1 \) to the classical turning point of

---

**FIG. 2.** Band configuration for substrate injection for a dual layer SiO\(_2\) and Si\(_3\)N\(_4\) dielectric. The applied bias is the difference in the Fermi level positions, \( E_{FS} - E_{FP} \), and \( \Psi_{sub} \) and \( \Psi_{poly} \) are the voltage drops in the substrate and polysilicon, respectively. The applied bias increases in going from (a) to (d). (a) Band configuration at a low applied bias such that direct tunneling takes place through both the SiO\(_2\) and Si\(_3\)N\(_4\) layers. (b) Band configuration for a higher applied bias such that direct tunneling occurs through the SiO\(_2\) and Fowler–Nordheim tunneling occurs through the Si\(_3\)N\(_4\). (c) Band configuration at a still higher bias so that direct tunneling takes place only in through the SiO\(_2\) film. (d) Band configuration at the highest applied bias of this sequence so that Fowler–Nordheim tunneling takes place only in through the SiO\(_2\) film.
nitride. For direct tunneling, \( x_1 \) is equal to the oxide thickness (\( t_{ox} \)) while for FN tunneling, \( x_1 \) is determined by the turning point at the SiO\(_2\) conduction band edge. Similarly, for directing tunneling \( x_2 \) is equal to oxide and nitride thickness, \( t_{ox} + t_N \), while for FN tunneling, \( x_2 \) is determined by the turning point at the nitride conduction band edge.

The values for \( k_{ox}^{im} \) and \( k_{N}^{im} \) can be calculated by considering the wave vectors, \( k_{ox} \) and \( k_N \), of the tunneling electron as the total of the constant transverse component, \( k_t \), and the normal imaginary parts, \( k_{ox}^{im} \) and \( k_{N}^{im} \), respectively, that is:

\[
\begin{align*}
k_{ox} &= k_t + ik_{ox}^{im} \\
k_{N} &= k_t + ik_{N}^{im}.
\end{align*}
\]  

A one-band parabolic dispersion relationship was used to calculate \( k_{ox} \) and \( k_N \): 

\[
\begin{align*}
k_{ox}^2(x) &= \frac{8\pi^2 m_{ox}}{\hbar^2} [E - E_{ox}^C(x)], \\
k_{N}^2(x) &= \frac{8\pi^2 m_{N}}{\hbar^2} [E - E_N^C(x)],
\end{align*}
\]

where \( E_{ox}^C(x) \) and \( E_N^C(x) \) are the energies of the oxide and nitride conduction band edges, respectively, at a distance \( x \) from the Si/SiO\(_2\) interface, \( m_{ox} \) and \( m_N \) are the effective mass of the tunneling electron in the oxide and nitride, respectively. From Eqs. (11)–(13), the tunneling transmission, \( T_t \), can be expressed as a function of the total energy, \( E \), the transverse component, \( E_t \), as well as \( E_{ox}^C(x) \) and \( E_N^C(x) \):

\[
T_t(E,E_t) = \frac{4\pi}{\hbar} \left[ \int_{x_1}^{x_2} \frac{1}{\sqrt{2m_iE_t - 2m_{ox}[E - E_{ox}^C(x)]}} dx + \int_{x_1}^{x_2} \frac{1}{\sqrt{2m_iE_t - m_N[E - E_N^C(x)]}} dx \right].
\]

From this expression and Eq. (10), the tunneling current density \( J \) can then be calculated. For substrate injection, the energies \( E_{ox}^C(x) \) and \( E_N^C(x) \) of the oxide and nitride conduction bands, respectively, are given by
\[ E_{\text{ox}}^C(x) = \Phi_{\text{sub}} + \Psi_{\text{sub}} - E - q \frac{V_{\text{ox}}}{t_{\text{ox}}} x, \]

\[ E_{\text{N}}^C(x) = \Phi_{\text{sub}} + \Psi_{\text{sub}} - E - qV_{\text{ox}} - (\Phi_{\text{sub}} - \Phi_{\text{poly}}) - q \frac{V_N}{t_N} (x - t_{\text{ox}}). \]  

(15)

For the four cases of substrate injection, \( x_1 \) and \( x_2 \) for both oxide and nitride DT or FNT, or a combination of both are determined as follows:

(i) Fig. 2(a): \( \text{DT(in SiO}_2\text{): } x_1 = t_{\text{ox}}, \)
\( \text{DT(in Si}_3\text{N}_4\text{): } x_2 = t_{\text{ox}} + t_N, \)  
\( \text{DT(in SiO}_2\text{): } x_1 = t_{\text{ox}} \)  
(ii) Fig. 2(b): \( \text{FNT(in Si}_3\text{N}_4\text{): } x_2 = t_{\text{ox}} + \frac{\Phi_{\text{poly}} + \Psi_{\text{poly}} - E - qV_{\text{ox}} - (\Phi_{\text{sub}} - \Phi_{\text{poly}})}{qV_N} t_N, \)  
(iii) Fig. 2(c): \( \text{DT(only in SiO}_2\text{): } x_1 = x_2 = t_{\text{ox}}, \) and
(iv) Fig. 2(d): \( \text{FNT(only in SiO}_2\text{): } x_1 = x_2 = \frac{\Phi_{\text{poly}} + \Psi_{\text{poly}} - E}{qV_{\text{ox}}} t_{\text{ox}}. \)  

(16)

(17)

(18)

(19)

For gate injection, Eq. (15) is changed to

\[ T_1(E, E_t) = \exp \left\{ -\frac{4\pi}{h} \left[ \int_{0}^{x_2} \sqrt{2m_iE_t - 2m_q[E - E_{\text{ox}}^C(x)]} + \int_{x_1}^{x_2} \sqrt{2m_iE_t - 2m_q[E - E_{\text{N}}^C(x)]} \right] dx \right\}, \]  

(20)

and the energies \( E_{\text{ox}}^C(x) \) and \( E_{\text{N}}^C(x) \) of the oxide conduction band and the nitride conduction bands, respectively, at a distance \( x \) from poly-Si/Si\(_3\)N\(_4\) interface are given by

\[ E_{\text{ox}}^C(x) = \Phi_{\text{poly}} + \Psi_{\text{poly}} - E - q \frac{V_{\text{N}}}{t_{\text{N}}} x, \]

\[ E_{\text{N}}^C(x) = \Phi_{\text{poly}} + \Psi_{\text{poly}} - E - qV_{\text{ox}} + (\Phi_{\text{sub}} - \Phi_{\text{poly}}) - q \frac{V_{\text{ox}}}{t_{\text{ox}}} (x - t_{\text{N}}). \]  

(21)

Similarly, for gate injection, \( x_1 \) and \( x_2 \) for both oxide and nitride DT or FNT, or a combination of both are determined as follows:

(i) Fig. 3(a): \( \text{DT(in Si}_3\text{N}_4\text{): } x_1 = t_{\text{N}}, \)
\( \text{DT(in SiO}_2\text{): } x_2 = t_{\text{ox}} + t_N, \)  
\( \text{DT(in Si}_3\text{N}_4\text{): } x_1 = t_{\text{N}} \)  
(ii) Fig. 3(b): \( \text{FNT(in SiO}_2\text{): } x_2 = t_{\text{N}} + \frac{\Phi_{\text{poly}} + \Psi_{\text{poly}} - E - [qV_{\text{ox}} - (\Phi_{\text{sub}} - \Phi_{\text{poly}})]}{qV_{\text{ox}}} t_{\text{ox}}, \)  
(iii) Fig. 3(c): \( \text{FNT(in Si}_3\text{N}_4\text{): } x_1 = t_{\text{N}} + \frac{\Phi_{\text{poly}} + \Psi_{\text{poly}} - E}{qV_N} t_N, \)  
\( \text{DT(in SiO}_2\text{): } x_2 = t_{\text{N}} + t_{\text{ox}}, \)  
\( \text{DT(in Si}_3\text{N}_4\text{): } x_1 = \frac{\Phi_{\text{poly}} + \Psi_{\text{poly}} - E}{qV_N} t_N \)  
(iv) Fig. 3(d): \( \text{FNT(in SiO}_2\text{): } x_2 = t_{\text{N}} + \frac{\Phi_{\text{poly}} + \Psi_{\text{poly}} - E - [qV_{\text{ox}} - (\Phi_{\text{sub}} - \Phi_{\text{poly}})]}{qV_{\text{ox}}} t_{\text{ox}}. \)  

(22)

(23)

(24)

(25)

Figures 4(a) and 5(a) compare, respectively, the transmission probabilities for direct tunneling as a function of the incident energy for single layer oxide and dual layer oxide–nitride dielectrics with oxide equivalent thicknesses equal to 2.0 nm. These comparisons demonstrate that the WKB approximation is adequate for single layer dielectrics, but that it underestimates the transmission probability for the dual layer structures. Based on these comparisons, we have elected to use the exact transmission probabilities in the calculations that follow. This means that the exact transmission probabilities, rather than the WKB approximations must be used in Eq. (10).
B. Quantization effects in the substrate

In order to model the tunneling current for the stacked oxide/nitride dual layer gate dielectrics, it is necessary to consider quantization effects within the accumulated and inverted layers of the substrate. Extensive studies of these effects have been made and the equations for calculations of band bending, $\Psi_s$, used in this article are given by Refs. 24 and 26:

(i) For inversion:

$$\Psi_s = \frac{55}{96} \left( \frac{32}{11} \right)^{1/3} \frac{3}{2} \left( \frac{q \hbar V_{ox}}{m_{Si}^* \varepsilon_{Si}^* \varepsilon_{ox}} \right)^{2/3},$$ (26)

(ii) For accumulation:

$$\Psi_s = \left( \frac{9 \hbar^2}{8 m_{Si}} \right)^{1/3} \left( \frac{1.754 \pi q \varepsilon_{ox} V_{ox}}{\varepsilon_{Si}^* \varepsilon_{ox}} \right)^{2/3},$$ (27)

where $m_{Si}$ is the effective mass in the silicon substrate for motion perpendicular to the interface.

C. Polysilicon depletion effects

In addition to the voltage drop in the accumulated and inverted substrate layers, the voltage drop in the depleted or inverted polysilicon gate has to be taken into account. As far as polysilicon band bending, $\psi_{poly}$, is concerned, in depletion the effects of quantization can be ignored because the concentration of electrons and holes is negligible in comparison with that of ionized donors. Hence, the classical formula is valid. When the polysilicon gate is inverted, the quantization of the motion of holes should be in principle taken into account. Nevertheless, the charge associated with these holes is exponentially dependent on $\psi_{poly}$ in strong inversion. This voltage drop remains practically constant, and it is assumed that $\psi_{poly} = 1.12$ eV, the band gap of silicon. Thus we will assume that $\psi_{poly}$ is given by Eq. (27) for $\psi_{poly} < 1.12$ eV, whereas $\psi_{poly} = 1.12$ eV for larger applied bias voltages. This approximation is usually made in the classical approach, and remains acceptable in the quantum mechanical model as well.

D. Flatband voltage and Fermi level position

If interface and oxide charges are neglected, the flat band voltage drop, $V_{FB}$, between the polysilicon and the substrate is equal to their work function difference as given by

$$V_{FB} = \frac{k_B T}{q} \log \left( \frac{N_{sub}}{N_{poly}} \right).$$ (29)

The energy difference between the bottom of the conduction band $E_c$ and the Fermi level ($E_F$) for the substrate is calculated by using the Fermi integral of order 1/2 (Ref. 33)

$$N_{sub} = N_c F_{1/2}(\Delta),$$ (30)

where

$$N_c = 2 \left( \frac{m_d k_B T}{2 \pi \hbar^2} \right)^{3/2},$$ (31)

$$\Delta = \frac{E_F - E_c}{k_B T},$$ (32)
$$F_{1/2}(\Delta) = 2 \sqrt{\pi} \int_0^\infty \frac{x^{3/2}}{[1 + \exp(x - \Delta)]} dx. \quad (33)$$

For heavily doped polysilicon, the Fermi level lies within the conduction band and polysilicon gate electrode is a degenerate semiconductor. In this case

$$E_F - E_C = \frac{(3 \pi^2 N_{poly})^{2/3} \hbar^2}{2 m_{dn}}, \quad (34)$$

where \( m_{dn} \) is the density of states effective mass.

E. The relationship between \( V_{ox} \) and \( V_N \)

The relationship between \( V_{ox} \) and \( V_N \) is simply determined from the application of Gauss’s law

$$\frac{\varepsilon_N V_N}{t_N} = \frac{\varepsilon_{ox} V_{ox}}{t_{ox}}. \quad (35)$$

F. Image force lowering of interfacial potential barriers

The effects of image force lowering at the Si-dielectric interfaces have been investigated in the classical approximation, and have been found to be negligible supporting the approaches used in other treatments of tunneling through single layer oxides.\(^{35}\)

IV. RESULTS AND DISCUSSION

In this section we apply the formalism developed above to calculate the tunneling currents for different ultrathin gate electrodes. For the purposes of these calculations it is initially assumed that the energy dispersion relation in the mid-gap region of SiO\(_2\) and Si\(_3\)N\(_4\) is described by the same value of the effective mass \( m_{ox} = m_{N} \). The barrier heights due to conduction band discontinuity at the Si/SiO\(_2\) interface and the poly-Si/Si\(_3\)N\(_4\) interface are 3.1 and 2.1 eV, respectively. As noted above the effects due to image force barrier lowering are negligibly small in the thickness range of interest and therefore have not been incorporated into the calculations.\(^{35}\)

Figure 4(b) shows the calculated substrate injection tunneling current versus applied gate voltage at 300 K for single layer oxides of thicknesses 1.4, 2.0, and 2.3 nm. This calculation is made by setting \( t_N = 0 \) and \( \Phi_{sub} = \Phi_{poly} = 3.1 \) eV. To fit the experimental results of Refs. 1 and 36, \( m_{ox} \) has been set equal to 0.5\( m_e \). For the voltage range shown, conduction occurs in the direct tunneling regime. The same value of \( m_{ox} \) gives good agreement with the experimental results for all three oxide thicknesses, thereby spanning a current density range of nine orders of magnitude from approximately \( 10^{-6} \) A/cm\(^2\) to \( 10^3 \) A/cm\(^2\); this corresponds to a voltage range of 2.75 V. The values of doping used for the substrate and gate electrode are those identified in Refs. 1 and 36.

Figures 5(b) and 6 present the results of similar calculations for both substrate and gate injection tunneling currents for oxide/nitride dual layer gate dielectrics with oxide equivalent thickness of 1.5 [Fig. 5(b)] and 2.0 nm (Fig. 6). For purposes of comparison, the respective figures also include tunneling current calculations for single layer oxides of thickness 1.5 and 2.0 nm. As noted above the calculations for both the single and dual layer gate dielectrics are based on the exact solutions for the tunneling transmission shown, respectively, in Figs. 4(a) and 5(a). The dopant concentrations used in this simulation are \( 5.0 \times 10^{19} \) cm\(^{-3}\) for polysilicon...
and $1.0 \times 10^{17}$ cm$^{-3}$ for n-substrate; these are the same concentrations used for the calculations in Fig. 4(b) and 5(b), and will be used throughout the remainder of this article. The calculations in these two figures demonstrate that physically thicker oxide/nitride dual layer films, having the same capacitance-voltage (or equivalently oxide-equivalent thickness) as the physically thinner single layer oxides, may reduce the tunneling current up to several orders of magnitude for both substrate injection and gate injection for a range of applied bias voltages up to at least 1.5 V. These currents were calculated using the same effective mass for the oxide and nitride regions with the other parameters the same as used in Fig. 4(a). The effective mass for the nitride layer may be smaller than that of the oxide due to the increased dielectric constant and decreased band gap, and the implications of this difference in effective mass between the two layers of the dual gate dielectric structure will be addressed immediately below in this section of the article. However, it is still anticipated that the dual layer structures will have lower direct tunneling currents with respect to single layer oxides with the same oxide equivalent thicknesses. This means from the perspective of direct tunneling currents, these types of oxide/nitride dual layer dielectrics should be useful for future generations of ULSI devices.

To demonstrate the effect that different values of the nitride effective mass have the tunneling current reduction for the dual layer dielectrics with respect to single layer oxides, the tunneling currents shown in Fig. 6 for the 1.0 nm oxide/2.0 nm nitride structures have been plotted in Fig. 7 for nitride effective masses of 1.0 and 0.25. These values of $m_N$ are anticipated to span a range of possible values for nitride dielectrics materials. As expected, reducing the value

![FIG. 6. Comparison between calculated tunneling currents for substrate and gate injection tunneling currents through oxide/nitride double layer gate dielectrics with an equivalent oxide thickness of 2.0 nm with a single oxide layer of thickness 2.0 nm. Solid lines are for substrate injection, and dashed lines for gate injection.](image1)

![FIG. 7. Simulated results for both substrate and gate injection tunneling currents through 1.0 nm/2.0 nm oxide/nitride double layer gate dielectrics with an equivalent oxide thickness of 2.0 nm and a single oxide layer of thickness 2.0 nm. Here the effective mass for the oxide is 0.5 $m_e$. The effective mass for the nitride layer, $m_N$, is 0.25 for the calculations in Figs. 2(a) and 2(b), and 1.0 $m_e$ for those in Figs. 3(a) and 3(b). The solid lines are for substrate injection and the dashed lines for gate injection.](image2)

![FIG. 8. Potential drops as a function of applied bias voltage in the N-substrate and polysilicon gate electrode for substrate and gate injection for a single oxide layer of thickness 2.0 nm. The total potential drop across the two semiconductors is also displayed. The solid lines are for substrate injection and the dashed lines for gate injection. The doping densities in the n-type substrate and polysilicon gate electrodes are $1.0 \times 10^{17}$ cm$^{-3}$ and $5.0 \times 10^{19}$ cm$^{-3}$, respectively. These same doping densities are used in Figs. 9, 10, and 11 as well.](image3)
of $m_N$ increases the tunneling currents at all voltages, whereas increasing $m_N$ has the opposite effect. The calculations for different values of $m_N$ in Fig. 7 maintain the trends shown in Fig. 6 and demonstrate that tunneling currents in dual layer dielectrics is generally smaller than for single layer oxide dielectrics, provided the thicknesses of the oxide and nitride layers of the dual layer structures have been chosen on the basis of the relative static dielectric constants to yield the same dielectric or oxide equivalent capacitance.

Figure 8 shows the potential drops in the polysilicon and substrate for both substrate and gate injection for a single oxide layer of thickness 2.0 nm. Similarly, Figs. 9 and 10 present the voltage drops in the polysilicon and substrate for 0.5/3.0 nm oxide/nitride and 1.0/2.0 nm oxide/nitride dual layer films with oxide equivalent thicknesses of 2.0 nm.

Figures 8–10 demonstrate the following: (i) the voltage drop in an inverted substrate for gate injection is larger than for an accumulated substrate for substrate injection; (ii) the voltage drop for a depleted or inverted polysilicon contact for substrate injection is larger than for accumulated polysilicon as in gate injection; (iii) the total voltage drop for a single oxide layer and oxide/nitride dual layer gate dielectrics are not significantly different; and (iv) the total voltage drops for the oxide/nitride 0.5/3.0 nm and 1.0/2.0 nm dual layer films are essentially the same. In our simulations, it has been found that the voltage drop across the polysilicon gate is strongly dependent on the polysilicon doping concentration. For polysilicon concentrations lower than those shown in Figs. 8–10, the potential drop in polysilicon can increase significantly. Similarly, it was also observed that for a given polysilicon concentration, the voltage drop across the polysilicon layer increases as the substrate doping concentrations increases.

It is interesting to plot the tunneling currents for substrate injection and gate injection as a function of the voltage across the dielectric films rather than as a function of the gate
votages. These results are shown in Fig. 11. Plotted in this way, Fig. 11 demonstrates that the tunneling currents for both substrate injection and gate injection for single layer oxides are essentially the same. Stated differently, this means that electron tunneling for substrate injection and gate injection for single layer oxides is symmetrical. However, electron tunneling for substrate injection and gate injection for oxide/nitride dual layer films shows a large asymmetry. This result can be easily understood: in the WKB approximation, the transmission probability strongly depends on the area under the potential barrier for a given applied bias. From Fig. 2, for substrate injection, and Fig. 3, for gate injection, the asymmetry is clearly evident.

V. CONCLUSIONS

A physical model for obtaining tunneling currents for single oxide layer and oxide/nitride dual layer films for both substrate injection and gate injection has been presented. The following conclusions can be drawn. First, electron tunneling for both single oxide layers and oxide/nitride dual layer films is well described for ultrathin gate dielectrics using the exact solution to tunneling transmission. This is verified by the comparison between the tunneling calculation of the results of Ref. 1, as presented in Fig. 1. As noted earlier in the article, the WKB approximation would give essentially the same result as the exact calculation of the tunneling transmission; however the WKB approximation is inappropriate for the dual layer oxide-nitride structures. For both $n$-substrate/(oxide/n + polysilicon) and $n$-substrate/(oxide/nitride)/$n$ + polysilicon metal oxide semiconductor structures, the tunneling current for substrate injection is larger than that for gate injection. Preliminary calculations demonstrate in increased symmetry for tunneling through ultrathin ONO structures in which the two oxide layers are of the same thickness. This increased symmetry results from increases in gate injection, rather than changes in both gate and substrate injection and therefore is not beneficial in $n$-MOS transistor structures where off state tunneling is from the gate at zero bias to the positively biased drain contact.

Second, quantization for both accumulation and inversion in the substrate layers is significant and must be taken into account in modeling device operation. In particular, these quantum mechanical effects have been demonstrated to have a significant influence on both direct tunneling and FN tunneling. Third, the effects of polysilicon depletion play an important role in modeling tunneling current. The calculations demonstrate that as the oxide thickness decreases, polysilicon depletion effects become more pronounced as the ratio of the polysilicon doping concentration to the substrate doping concentration decreases. This trend has stimulated interest in re-examining the use of metal gate electrodes. Finally, and perhaps most importantly, the calculations of this article have demonstrated that physically thicker oxide/nitride dual layer films, which have the same capacitance and oxide equivalent thickness as significantly thinner single layer oxides, can produce significant reductions in direct tunneling current. Based on the calculations of this article, dual layer oxide/nitride dielectrics should find applications in complementary metaloxide semiconductor device structures which require oxide equivalent thicknesses in the range from about 2 to 1.2 nm. The physical thicknesses of these films would typically be about one and a half times greater than the oxide equivalent thicknesses; i.e., from 3 to 1.8 nm. The predictions of these calculations for ON structures require experimental verification. Studies are in progress in our laboratory, wherein ultrathin dual layer structures have been prepared by a combination of low temperature (300 °C) remote plasma processing, and low thermal budget rapid thermal annealing (e.g., 30 s at 900 °C in an inert atmosphere such as Ar). Field-effect transistors (FETs) with oxide equivalent thicknesses of ~1.8 nm display drive currents that are essentially equal to those of FETs with oxide dielectrics ~1.7 nm, but display tunneling currents that are reduced by factors of approximately 5. This suggests that the electron effective mass in the nitride layers is less than in the oxide, e.g., $m_n$ ~0.3 $m_o$, whereas $m_{ox} \sim 0.5 m_o$ (see Fig. 7).

ACKNOWLEDGMENTS

The authors would like to thank Dr. D. A. Buchanan for providing us his experimental data. The authors acknowledge research support from the Office of Naval Research, the National Science Foundation, and the Semiconductor Research Corporation.


Downloaded 03 Mar 2008 to 152.1.211.43. Redistribution subject to AIP license or copyright; see http://jap.aip.org/jap/copyright.jsp