Partially Depleted Silicon on Insulator Phase Lock Loop

Show full item record

Title: Partially Depleted Silicon on Insulator Phase Lock Loop
Author: Pitts, Wallace Shepherd
Advisors: Griff Bilbro, Committee Member
Paul D. Franzon, Committee Chair
Kevin Gard, Committee Member
Abstract: A 435-MHz, Digital Low-IF (1-MHz), Double Differential Phase Shift Keying (DDPSK) Transceiver circuit for space application was the motivation for engineering our low power Quadurature Phase Lock Loop (PLL). The PLL was designed to meet specifications set forth by NASA and JPL. In this thesis, you will gain knowledge of the implemented design, transistor sizes, the layout as a whole, and the calculations used for the system design. The design consists of two cross-coupled NMOS and PMOS pair analog Voltage Controlled Oscillators with a digital feed back loop.
Date: 2007-01-07
Degree: MS
Discipline: Electrical Engineering

Files in this item

Files Size Format View
etd.pdf 4.855Mb PDF View/Open

This item appears in the following Collection(s)

Show full item record