Architectural and Compiler Issues for Tolerating Latencies in Horizontal Architectures

dc.contributor.advisorThomas M. Conte, Chairen_US
dc.contributor.advisorEdward W. Davis, Memberen_US
dc.contributor.advisorWentai Liu, Memberen_US
dc.contributor.advisorEric Rotenberg, Memberen_US
dc.contributor.authorOzer, Emreen_US
dc.date.accessioned2010-04-02T18:43:19Z
dc.date.available2010-04-02T18:43:19Z
dc.date.issued2001-09-04en_US
dc.degree.disciplineComputer Engineeringen_US
dc.degree.levelPhD Dissertationen_US
dc.degree.namePhDen_US
dc.description.abstractThis dissertation presents a new architecture model named Weld for horizontal architectures such as VLIW and EPIC. Weld integrates speculative multithreading support into a VLIW/EPIC processor to hide run-time latency effects that cannot be determined by the compiler. Also, it proposes a hardware technique called operation welding that merges operations from different threads to utilize the hardware resources more efficiently. Hardware contexts such as program counters and the fetch units are duplicated to support multithreading. Also, a dual-thread Weld architecture is isolated and analyzed for cost/performance purposes within the general Weld architecture. The dual-thread Weld model supports one main thread and one speculative thread running simultaneously in a VLIW/EPIC processor with a register file and a fetch unit per thread. The cost/performance impact of the dual-thread Weld model, which includes analysis of migrating the disambiguation hardware to the compiler and the sensitivity analysis to the variation of branch misprediction and second-level cache miss penalties, is examined further.en_US
dc.identifier.otheretd-20010904-132307en_US
dc.identifier.urihttp://www.lib.ncsu.edu/resolver/1840.16/4039
dc.rightsI hereby certify that, if appropriate, I have obtained and attached hereto a written permission statement from the owner(s) of each third party copyrighted matter to be included in my thesis, dissertation, or project report, allowing distribution as specified below. I certify that the version I submitted is the same as that approved by my advisory committee. I hereby grant to NC State University or its agents the non-exclusive license to archive and make accessible, under the conditions specified below, my thesis, dissertation, or project report in whole or in part in all forms of media, now or hereafter known. I retain all other ownership rights to the copyright of the thesis, dissertation or project report. I also retain the right to use in future works (such as articles or books) all or part of this thesis, dissertation, or project report.en_US
dc.titleArchitectural and Compiler Issues for Tolerating Latencies in Horizontal Architecturesen_US

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
etd.pdf
Size:
389.48 KB
Format:
Adobe Portable Document Format

Collections